NIMA 51601 **ARTICLE IN PRESS** 

XML-IS

Nuclear Instruments and Methods in Physics Research A I (IIII) III-III



unique structure of two different Si layers in a single wafer, researchers developing imaging devices have long expected to realize high-performance monolithic pixel detectors via the SOI technology. However, thus far, development of SOI radiation image sensor has been mostly limited to laboratory scale [1].

We have been developing an SOI pixel process based on OKI Semiconductor Co. Ltd. 0.2 µm CMOS fully depleted (FD-)SOI process [2]. The SOI wafer is composed of a thick, high-resistivity

61 63

55

57

59

- \* Corresponding author.
  - E-mail address: yasuo.arai@kek.jp (Y. Arai).

65 0168-9002/\$ - see front matter © 2010 Elsevier B.V. All rights reserved. doi:10.1016/j.nima.2010.04.081

71 73 metal connections from the p-n junction to the transistors are 75 created (see Fig. 1) [3–5]. This detector has many good features for applications in high-energy experiments, astrophysics, material 77 analysis, medical imaging and so on.

79

85

- There is no mechanical bump bonding, so obstacles which 81 cause multiple scattering are eliminated and smaller pixel size is possible. 83
- Parasitic capacitances of sensing nodes are very small  $(\sim 10 \text{ fF})$ , so large conversion gain and low noise are possible.
- Full CMOS circuitry can be implemented in the pixel.

Please cite this article as: Y. Arai, et al., Nucl. Instr. and Meth. A (2010), doi:10.1016/j.nima.2010.04.081

#### NIMA 51601

#### 2

1

З

5

7

9

11

13

15

17

19

21

23

25

# **ARTICLE IN PRESS** Y. Arai et al. / Nuclear Instruments and Methods in Physics Research A I (IIII) III-III

67

69

71

73

75

77

79

81

83

85

87

89

91

93

95

97

113

- The cross-section of single event effects caused by radiation is
- very small. A latch-up mechanism, which destroys conventional bulk CMOS LSI, is absent. • Unlike conventional CMOS process, there is no leakage path to
- bulk. Thus SOI transistors are shown to work over a very large temperature range from 4 to 600 K.
- The technology is based on industry standards, so further progress and lower cost are foreseeable.

![](_page_1_Figure_8.jpeg)

Fig. 1. Cross-sectional view of the SOI pixel detector.

![](_page_1_Figure_10.jpeg)

## Table 1

49

51

SOI pixel process specifications.

| 53 | Process          | 0.2 $\mu m$ Low-leakage fully depleted SOI CMOS, 1 Poly, 4 metal layers, MIM cap., DMOS option core (I/O) voltage=1.8 (3.3) V |
|----|------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 55 | SOI wafer        | Diameter: 200 mm $\phi$ ,<br>Top Si: Cz. ~18 $\Omega$ -cm. p-type. ~40 nm thick                                               |
|    |                  | Buried oxide: 200 nm thick                                                                                                    |
| 57 |                  | Handle wafer: Cz <i>n</i> -type 700 $\Omega$ -cm, 725 $\mu$ m thick                                                           |
| 59 | Backside         | Thinned to 260 $\mu m$ and sputtered with Al (200 nm).                                                                        |
| 61 | Transistors      | Normal and low threshold transistors are available for both core and IO transistors.                                          |
| 63 |                  | Three types of structures (body-floating, source-tie and body-tie) are available.                                             |
| 65 | Optional process | Buried p-well formation<br>Vertical integration with μ-bumps.                                                                 |
|    |                  |                                                                                                                               |

• Emerging vertical (3D) integration techniques are a natural extension of the SOI technology, so a much higher integration density is possible.

In Section 2, we describe the details of the process. The R&D effort on vertical integration is shown in Section 3. In Section 4, some of the test results of the SOI pixel detectors we have developed are shown.

### 2. SOI pixel process

In Fig. 2, a simplified procedure for the fabrication of the SOI pixel is shown. First, conventional SOI processes are performed to

![](_page_1_Picture_18.jpeg)

Fig. 3. A photograph of a wafer processed in 2008. The mask size used is 20.8 × 20.8 mm. In addition to Japanese laboratories and universities, US institutions also contributed designs.

![](_page_1_Figure_20.jpeg)

Fig. 4. Simulation results of NMOS transistor threshold voltage shift by the back gate voltage. By creating guard ring around the transistor at the distance shown, the shift can be reduced.

![](_page_1_Figure_22.jpeg)

Fig. 5. (a) Normal implantation method to create p-n junction in the substrate 120 and (b) buried p-well implantation method. By fixing the BPW potential under peripheral circuit, the back gate effect is completely suppressed. In the pixel area, BPW may be used to extend sensor area.

Please cite this article as: Y. Arai, et al., Nucl. Instr. and Meth. A (2010), doi:10.1016/j.nima.2010.04.081

#### NIMA 51601

n+ dopant to the handle wafer. After the implantation, annealing

and contact via formation through the BOX are done. Then,

b

conventional backend processes are followed.

Vback=

1.0

0V

5V

10V

50V

100V

1.5

- Starting LSI

- Form µ-bump

-0.5

0.0

**ARTICLE IN PRESS** 

Y. Arai et al. / Nuclear Instruments and Methods in Physics Research A I (IIII) III-III

TTTTTTTTT

Vback=

0V

5V

10V

50V

100V

3

67

69

71

73

75

77

79

81

83

85

87

89

91

93

95

97

99

form transistors. Then the BOX layer is opened to implant p+ and

а

lds[A]

 $10^{-2}$ 

10<sup>-3</sup>

10-4

10<sup>-5</sup>

10<sup>-6</sup>

10<sup>-7</sup>

10<sup>-8</sup>

10<sup>-9</sup>

10<sup>-10</sup>

10<sup>-11</sup>

10<sup>-12</sup>

-0.5

0.0

and (b) with BPW connected to 0 V.

0.5

Vgs[V]

![](_page_2_Figure_4.jpeg)

1

5

7 9

11

13 15

17

19

21 23 25

27

29 31 33

35

37

41

43

45

47

49

51

53

55

57

59

61

63

65

39

adhesive

-Si etch

-SiO2 slight etch

-Ti/TiN/AI sputter

-Metal Pad Litho.

-P-SiN deposition -Pad Litho.

Fig. 7. Process flow of the  $\mu$ -bump bonding.

The main specifications of the process are summarized in Table 1. The process has two kinds of transistors: core and I/O transistors. There are three types of transistor structures: body-floating, body-tied and source-tied. Metal-insulator-metal (MIM) capacitors, depletion MOS (DMOS) transistors, lateral diodes and several kinds of resistors are also available.

To reduce the development cost, several chip designs are put on a mask. We submitted two runs in year 2009. In each run, we

![](_page_2_Picture_29.jpeg)

Fig. 8. Photograph of the µ-bumps created on the SOI pixel.

0.5 1.0 1.5 Vas[V] Fig. 6. Backside voltage dependence of an NMOS Id-Vgs curve (a) without BPW Lower & **Upper Chips** Si µ-bump \_polyimide Si

101 Si Upper Chip 103 -Stack wafer (chip) adhesive 105 with µ-bump and

P-SiN

Lower Chip 107 109

111 112

113

114

115

116

117

118

119

120

Please cite this article as: Y. Arai, et al., Nucl. Instr. and Meth. A (2010), doi:10.1016/j.nima.2010.04.081

Si

Si

Si

Si

Al-pad

67

69

71

73

75

77

79

81

83

85

87

89

91

93

95

97

99

101

103

105

107

109

111

112

included about 16 designs from our collaborators [6-8]. A photograph of a wafer from the recent run is shown in Fig. 3.

#### 2.1. Back gate effect

4

1

З

5

7

9

11

13

15

47

49

51

53

One of the major difficulties in creating a sensor from the SOI wafer substrate is the back gate effect. Since the area under the transistor acts as a back gate, its potential affects the threshold voltage and the leakage current of the transistor.

The back gate effect is small compared to the front gate since the front gate oxide ( $\sim 4$  nm) is much thinner compared with that of the buried oxide ( $\sim$ 200 nm). However the required backside bias voltage is very high (>100 V) since sensor construction usually requires a thick depletion layer. So the back gate effect

cannot be neglected. One method to reduce the back gate effect is the creation of a

17 guard ring around the transistors. By keeping the distance 19 between the transistors and the guard ring less than  $10 \,\mu m$  or so, the threshold voltage shift can be reduced to an acceptable level (Fig. 4). However this method needs additional area and

21 decreases the integration density, so this is not a desirable 23 solution in most of the cases.

To avoid the area penalty, we developed Buried p-well (BPW) 25 process (Fig. 5). We implant p-type dopant through the top Si layer and create a buried p-well (BPW) region under the BOX. This BPW region will help to stabilize the underside potential of 27 the transistors. The doping level of the BPW is about 3 orders of 29 magnitude lower than that of the p+ sensor node and drain/ source region, so it does not affect the transistor characteristics. In 31 addition, the implantation energy is controlled so that the peak density will be located under the BOX region.

33 Fig. 6 shows Ids–Vgs curve of an NMOS transistor when the back gate voltage is applied. The Ids-Vgs characteristics, especially on 35 NMOS, change dramatically when the back gate voltage is applied. However, by introducing the BPW and connecting it to a fixed voltage, 37 this effect is completely suppressed.

The suppression of the back gate effect is also confirmed in 39 existing pixel chips. Signal charge increases by increasing the detector voltage, but in the absence of a BPW layer the output 41 signal will decrease if the detector voltage exceeds 15 V or so. With the addition of the BPW layer, the same kind of pixel chip 43

works for more than 100 V detector voltage without problem. The BPW process also introduces many attractive features for 45 the pixel application: it reduces electric field gradients at a critical point, so that break down voltage increases. Furthermore, we can create large sensing nodes without removing the top Si layer.

#### 2.2. Radiation hardness

Since the active Si layer is very thin ( $\sim$ 40 nm), radiation generated charge is also small. Thus the Single Event Effect (SEE) cross-section of the SOI chip is normally small compared with that of the conventional CMOS circuit.

55 As for the Total Ionizing Damage (TID), the SOI chip is not necessarily radiation hard since it has relatively thick buried oxide 57 (BOX) of  $\sim$  200 nm, so radiation generated holes will tend to be 59 trapped. The transistor threshold voltage shifts a few hundreds of mV after a dose of one hundred krad (Si). This becomes worse 61 when we apply the backside voltage.

In this aspect, the reduction of BOX electric field by using the 63 BPW layer helps to increase radiation hardness, since it increases recombination probability of generated electron-hole pairs in the 65 BOX. Further studies to reduce the effect of hole trap in the BOX are also ongoing.

#### 3. Vertical integration

Since the performance improvements by shrinking the process technology are approaching the limit, vertical (3D) integration technologies are emerging in the semiconductor industry. In addition to higher circuit density, in 3D technology, signal propagation time can be shortened, so that higher performance and lower power can be realized.

Vertical integration is especially desirable in pixel applications, since it can enhance pixel functions without increasing pixel size. The SOI technology is well suited for vertical integration.

We have designed a test chip applying vertical integration. We used µ-bump technology of ZyCube Co. Ltd. [9]. Minimum pitch of the bump is 5  $\mu$ m. The bonding process is shown in Fig. 7. The test chip, which includes 13 µm pitch pixels and several test elements, is fabricated in OKI Semiconductor and then bonded at ZyCube. Photograph of the µ-bumps and the cross-section of the bonding is shown in Figs. 8 and 9. Detailed tests are under preparation.

#### 4. Results of pixel detectors

We are mainly developing two kinds of pixel detectors. One is an integration-type pixel called INTPIX, and the other is a counting-type pixel called CNTPIX. There are also many other designs by MPW users.

#### 4.1. Integration-type pixel

The basic schematic of the integration-type pixel (INTPIX) is shown in Fig. 10. INTPIX2 and 3 chips are  $5 \times 5$  mm in size having

![](_page_3_Figure_27.jpeg)

![](_page_3_Figure_28.jpeg)

![](_page_3_Figure_29.jpeg)

Fig. 10. Schematic of the integration type pixel (INTPIX).

Please cite this article as: Y. Arai, et al., Nucl. Instr. and Meth. A (2010), doi:10.1016/j.nima.2010.04.081

q

Y. Arai et al. / Nuclear Instruments and Methods in Physics Research A I (IIII) III-III

128 × 128 pixels each 20 μm square. Reverse bias voltage is applied from the bottom surface or top n+HV ring. Leakage
 current and break down voltage of the INTPIX3 are shown in

![](_page_4_Figure_5.jpeg)

Fig. 11. Sensor leak current and break down voltage (INTPIX3,  $5 \times 5 \text{ mm}^2$  chip, measured at 5 °C).

![](_page_4_Figure_7.jpeg)

Fig. 12. X-ray image taken with the integration type pixel (INTPIX2).

Fig. 11. The leakage current is about 10 nA at 100 V bias voltage, and the break down voltage is about 160 V.

Fig. 12 shows a test chart image taken by the INTPIX2 with  $\sim 8 \text{ keV}$  X-rays. It indicates 20 lines/mm are resolved well. The present INTPIX has a window area, in which there are no metal or transistors, allowing illumination from the topside to ease testing. It may be possible to shrink the pixel size to less than 10  $\mu$ m squares.

#### 4.2. Counting-type pixel

A pixel circuit of the counting-type pixel (CNTPIX) is shown in Fig. 13. The preamplifier circuit is based on that proposed by Krummenacher [10] which contains leakage current compensation circuitry. After the low and high threshold discriminator, the input signal is processed in a 16-bit counter.

![](_page_4_Figure_13.jpeg)

Fig. 14. Layout of a pixel in the CNTPIX2 chip. The size of a pixel is  $60 \times 60 \ \mu m$ , and each pixel contains about 600 transistors.

![](_page_4_Figure_15.jpeg)

Fig. 13. Circuit of the CNTPIX2 pixel.

6

1

З

5

7

9

11

13

15

17

19

21

41

43

49

51

53

55

Y. Arai et al. / Nuclear Instruments and Methods in Physics Research A I (IIII) III-III

![](_page_5_Figure_4.jpeg)

Fig. 15. X-ray image taken with the CNTPIX2. X-ray generator with Cu target was used.

![](_page_5_Figure_6.jpeg)

Fig. 16. (top) Block diagram of the SEABAS board. (bottom) Photograph of the SEABAS board and its sub-board.

The layout of the CNTPIX2 is shown in Fig. 14. The size of a pixel is about 60 μm square, and there are 128 × 128 pixels in a 10 mm square chip.

A metal plate image taken with 8 keV X-ray is shown in Fig. 15.

4.3. Test system

We have developed a test board called SEABAS (SOI Evaluation Board with SiTCP[11]). It has two FPGA chips, one is for pixel control signals and the other handles TCP/IP protocol to communicate with PC via Ethernet. Each pixel chip is mounted on a subboard and connected to the SEABAS board through four 64-pins connectors. The block diagram and photograph of the SEABAS main/sub board is shown in Fig. 16.

The SEABAS board also has 65 MHz 12 bit ADC, a four channel 12 bit DAC, and NIM I/O ports for easy testing.

63 65

67

69

71

73

75

77

79

57

59

61

# 5. Summary

We have developed a SOI pixel process based on a commercial  $0.2 \ \mu m$  FD-SOI process. We have demonstrated basic performance of the SOI integration-type and counting-type pixel detectors.

A new implantation process which creates buried p-well (BPW) under the BOX is introduced. We confirmed the BPW suppress the back gate effect very efficiently. The BPW process also gives us the possibility to increase break down voltage and radiation hardness.

We are also developing 3D integration technology by using the  $\mu$ -bump bonding technique. The  $\mu$ -bump pitch is only 5  $\mu$ m, so we can increase the functionality of a pixel without increasing the pixel size.

We also developed an easy-to-use test board.

81 83

85

87

89

91

95

99

105

107

Acknowledgments

The authors wish to thank F. Takasaki and J. Haba for their continuing support to this project. The authors also thank many users who are participating in the SOI MPW runs.

This work is supported by VLSI Design and Education Center (VDEC), The University of Tokyo with the collaboration of the Cadence Corporation and Mentor Graphics Corporation.

This work is also supported by JSPS KAKENHI (21244040).

93

#### References

- W. Kucewicz, et al., in: Proceedings of the IEEE Nuclear Science Symposium Conference Record, N02-331, 2008, p. 1123.
- [2] K. Morikawa, Y. Kajita, M. Mitarashi, OKI Technical review, Issue 196, vol. 70, no. 4, 2003, p. 60.
- [3] SOIPIX collaboration, < http://rd.kek.jp/project/soi/>.
- [4] Y. Arai, in: Proceedings of the Topical Workshop on Electronics for Particle Physics (TWEPP-07), CERN-2007-007, p. 57.
- [5] Y. Arai, et al., in: Proceedings of the IEEE Nuclear Science Symposium Conference Record, N20-2, 2007, p. 1040.
  103
- [6] M. Battaglia, et al., Nucl. Instr. and Meth. A583 (2007) 526.
- [7] D. Kobayashi, et al., IEEE Trans. Nucl. Sci. NS-55 (2008) 2872.
- [8] K. Hara, et al., IEEE Trans. Nucl. Sci. NS-56 (5) (2009) 2896.
- [9] M. Motoyoshi, M. Koyanagi, JINST 4 (2009) P03009, doi:10.1088/1748-0221/ 4/03/P03009.
- [10] F. Krummenacher, Nucl. Instr. and Meth. A 305 (1991) 527.
- [11] T. Uchida, IEEE Trans. Nucl. Sci. NS-55 (3) (2008) 1631. 109