

# Initial Characteristics and Radiation Damage Compensation of Double Silicon-on-Insulator Pixel Device

# K. Hara<sup>\*a</sup>, M. Asano<sup>a</sup>, S. Honda<sup>a</sup>, N. Tobita<sup>a</sup>, Y. Arai<sup>b</sup>, I. Kurachi<sup>b</sup>, S. Mitsui<sup>b</sup>, T. Miyoshi<sup>b</sup>, T. Tsuboyama<sup>b</sup>

<sup>a</sup> Graduate School of Pure and Applied Sciences, University of Tsukuba

1-1-1 Tennodai, Tsukuba, Ibaraki 305-8571 Japan

<sup>b</sup> Institute of Particle and Nuclear Studies, High Energy Accelerator Research Org. (KEK)

1-1 Oho, Tsukuba, Ibaraki 305-0801 Japan

*E-mail:* hara@hep.px.tsukuba.ac.jp

We are developing monolithic pixel devices based on 0.2- $\mu$ m fully depleted silicon-on-insulator (FD-SOI) technology utilizing bonded wafers, where the silicon resistivities for the sensor and electronics parts are optimized separately. Application of the device for high-energy physics experiments is under investigation. The major concern for adoption in high-radiation environments is the total ionization dose (TID) damage caused by the accumulation of holes in the oxide layers. We have developed double SOI (DSOI) wafers, where an independent silicon layer is added underneath the buried oxide layer. The negative potential applied to this second silicon layer should compensate for the effects due to accumulated holes. The effectiveness of the compensation is characterized in detail using dedicated devices, TrTEGs, consisting of various types of individual FETs. The devices were irradiated with <sup>60</sup>Co  $\gamma$  up to 2 MGy. A general integration-type pixel sensor is also examined to evaluate the overall pre-irradiation and post-irradiation performance

The 23rd International Workshop on Vertex Detectors, 15-19 September 2014 Macha Lake, The Czech Republic

## \*Speaker.

# 1. Introduction

Silicon-on-insulator (SOI) devices, where electronics circuits are built on a layered insulator, possess various unique features such as a small leakage current, fast response, immunity against single-event effects, and a wide range of operation temperatures. These characteristics are the results of a reduced parasitic capacitance and small active area realized in the SOI structure, where each FET<sup>1</sup> is entirely enclosed in SiO<sub>2</sub>. In thin-silicon-layer devices, the silicon layer is fully depleted (FD-SOI) and the characteristics are further enhanced.

We have adopted the 0.2- $\mu$ m FD-SOI technology of Lapis Semiconductor [1] for pixel-sensor fabrication, where the SOI "handle wafer" is employed as the sensor. The original idea of SOI application for realizing sensors was proposed at the beginning of the 1990s [2], followed by sensor developments [3] [4] employing SIMOX<sup>2</sup> SOI wafers. In contrast to SIMOX wafers where the wafer resistivity is unique along the thickness, we employ SOI wafers produced using Soitec SmartCut<sup>TM</sup>technology [5], where two silicon wafers are mated with SiO<sub>2</sub> acting as a bonding layer. The technological features in our pixel-sensor development are based on this method, where the wafer resistivity can be optimized for the CMOS circuit and sensor parts individually.

Our SOI pixel development started in 2005 as one of the projects operated under the KEK Detector Technology Project [6]. Since then, developmental research has been carried out in cooperation with Lapis Semiconductor Co., Ltd.(formerly OKI Semiconductor). The process and wafer are briefly summarized in Table 1. The characteristics and history of high-resistivity wafer availability are also listed. The default SOI wafers use the Czochralski (Cz) growth process for superior mechanical stability. By default, n-type wafers with a high resistivity of 700  $\Omega$  cm are fabricated. To extend applications, we succeeded in the adoption of float zone (FZ) wafers to enable the selection of n- and p-type wafers with an even higher resistivity. With this success, a fully depleted sensor as thick as 700  $\mu$ m was realized, which is indispensable for hard X-ray detection.

Table 2 lists the selected pixel devices currently under development in Japan [7]. The top

| Process                | 0.2-µm low-leakage fully depleted SOI CMOS                                        |  |  |  |  |
|------------------------|-----------------------------------------------------------------------------------|--|--|--|--|
|                        | 1 poly + 5 metal layers (MIM capacitor and DMOS option)                           |  |  |  |  |
|                        | total thickness above top Si (SOI layer) $\sim 9 \mu$ m                           |  |  |  |  |
|                        | core voltage: 1.8 V, I/O voltage: 3.3 V                                           |  |  |  |  |
| SOI wafer              | top Si: Cz 18 Ωcm, p-type, 40 nm                                                  |  |  |  |  |
| $(200 \text{ mm}\phi)$ | buried oxide: 200 nm thick                                                        |  |  |  |  |
|                        | handle wafer thickness: 725 $\mu$ m $\rightarrow$ thinned to 300 $\mu$ m by Lapis |  |  |  |  |
|                        | SOI-Cz n-type (0.70 k $\Omega$ cm), as default                                    |  |  |  |  |
|                        | SOI-FZ n-type (>3 k $\Omega$ cm), available since 2009                            |  |  |  |  |
|                        | SOI-FZ p-type (25 k $\Omega$ cm), available since 2010                            |  |  |  |  |
|                        | DSOI-Cz n-type (0.7 k $\Omega$ cm), available since 2012                          |  |  |  |  |

|  | Table 1: | Summary | of the Lap | is process | and SOI | wafer | characteristics |
|--|----------|---------|------------|------------|---------|-------|-----------------|
|--|----------|---------|------------|------------|---------|-------|-----------------|

<sup>&</sup>lt;sup>1</sup>Field-Effect Transistor

<sup>&</sup>lt;sup>2</sup>Separation by IMplantation of OXygen

group sensors, INTPIX to TDIPIX, are charge-integration-type sensors where the signal charge is digitized with ADCs located in the peripheral region or outside the chip. In the second group chips, CNTPIX and PIXOR, the signal is digitized on the pixel. Among these, PIXOR is being developed for the future Belle-II experiment at KEK, where signals in a  $16 \times 16$  pixel array are summed into 16 rows and 16 columns in order to reduce the number of output lines while maintaining the original spatial resolution. STJSOI and MALPIX make use of the superior SOI CMOS performance. STJSOI, for example, has demonstrated that the CMOS FETs are operational at a temperature as low as 0.7 K.[8]

Since 2013, development research has been funded as a Grant-in-Aid Project of Japanese KAKENHI, an aid for Scientific Research in Innovative Areas. Many other devices are currently under development for applications in various fields covering high-energy physics, X-ray astronomy, materials science, medical applications, and nondestructive inspection.

The first major issue in pixel sensor design was the back-gate effect, e.g., the sensor bias applied to the back affects the operation of the CMOS circuit. This has been solved by implementing a buried p-well (BPW) for a p-type pixel node, which acts as an electrical shield [10]. The BPW design needs to be carefully optimized, because the shape of the BPW determines the detector capacitance, and therefore the pulse height.

The second issue is the total ionization dose (TID) damage [14]. Under irradiation, holes created in the oxide are trapped, whereas mobile electrons can escape, resulting in a positively charged insulator and negative shift in the threshold voltage [15]. Because each element is entirely enclosed in the nearby insulator, the effect of charge built-up is substantial. Evaluation of TID damage in single SOI devices has been reported previously [16],[17],[18].

In this paper, we report the initial evaluation results of the double SOI (DSOI) pixel sensor and present an understanding of the TID damage including TID damage compensation using the DSOI feature.

| name    | brief description (designed by)                      | comment                   | ref     |
|---------|------------------------------------------------------|---------------------------|---------|
| INTPIX  | General Purpose Integration Type (KEK)               | 8–20 µm                   | [9][10] |
| SOPHIAS | Large Area and High Dynamic Range for XFEL (RIKEN)   | 30 µm                     | [11]    |
| XRPIX   | X-ray Astronomy in Satellite (Kyoto U, KEK)          | 30 µm                     | [12]    |
| LHDPIX  | Nuclear Fusion Plasma X-ray (KEK, NIFS)              | $24 \mu \text{m}$         |         |
| TDIPIX  | Time Delaying Integration for X-ray Inspection (KEK) | 12 μm                     |         |
| CNTPIX  | General Purpose Counting Type (KEK)                  | 64 μm                     |         |
| PIXOR   | Future Belle II Vertex Detector (Tohoku U.)          | $35 \times 70 \mu m$      | [13]    |
| STJPIX  | Superconducting Tunnel Junction on SOI (U. Tsukuba)  | below 1 K                 | [8]     |
| MALPIX  | TOF Imaging Mass Spectrometer (KEK, Osaka U.)        | $\Delta T = 1 \text{ ns}$ |         |
|         |                                                      |                           |         |

**Table 2:** Selected devices under development in Japan. Most of the devices have square pixels, as listed in the comment column, except for PIXOR.

# 2. TID Damage Compensation in DSOI Devices

The TID damage in DSOI devices was evaluated using dedicated TEGs (Test Element Group), where various types of NMOS and PMOS FETs were implemented so that the I–V characteristics of individual devices available in the Lapis process can be evaluated. The FETs [19] are for core and I/O types; low-, normal- and high-thresholds types; source-tie (ST; two types available) and body-tie (BT) connections together with body floating (BF); and with various W/L settings.

The TEGs were irradiated with  ${}^{60}$ Co  $\gamma$  for a dose range from 2 kGy to 2 MGy. The irradiation took place at room temperature at dose rates of 1 kGy/h to 10 kGy/h. All terminals were grounded during irradiation. No intentional annealing was performed: the irradiated samples were kept refrigerated.

Figure 1 shows the I–V curves of NMOS and PMOS FETs irradiated to 2 MGy and the transitions when negative voltages ( $V_{SOI2}$ ) were applied to the second silicon layer, measured at  $V_{DS} = 1.8 V$ . The curves are compared with the pre-irradiation curves. As is evident, we can find an appropriate  $V_{SOI2}$  to compensate the threshold voltage back to the pre-irradiation value, but the transconductance  $g_m$  and subthreshold swing *S* behaviors are not restored to the original values.

Figure 2 presents the optimum  $V_{SOI2}$  voltages for all measured FETs, where the threshold voltage is restored to the pre-irradiation value. The tendency is that the optimum  $V_{SOI2}$  decreases



**Figure 1:** I–V curves of (left) NMOS and (right) PMOS FETs irradiated to 2 MGy. The curves are for various  $V_{SOI2}$  settings, compared with the one for pre-irradiation (dashed curve).



**Figure 2:** V<sub>SOI2</sub> to compensate for the threshold-voltage shift as function of the dose. Data are shown for various (left) NMOS and (right) PMOS FETs.

K. Hara

K. Hara

(the absolute values increase) with the dose monotonically only for the PMOS. However, the saturation for the NMOS is caused by an effect known as "rebound" [20]. Some spreads in the  $V_{SOI2}$ values are observed among the different FET types, noticeably for the NMOS FETs. The main contribution to the spread is due to the different body-connection scheme.

Although the threshold shifts can be compensated if  $V_{SOI2}$  is set to the individual optimum value, it is practically preferred if we have a couple of different V<sub>SOI2</sub> lines applied to specific FETs, which exhibit similar threshold shifts.

Figure 3 shows the deviations in the threshold voltages from pre-irradiation for an example compensation scheme in which the FETs are grouped into body-tie, source-tie, and no body connection for the NMOS FETs and with or without body connection for the PMOS FETs. Furthermore, a common  $V_{SOI2}$  is applied for each group. The residual deviations in the threshold shifts are found to be mostly within 0.05 V. Depending on the application, further threshold tuning would be required, which would be substantially easier after the large shifts are mostly compensated, as shown.



Figure 3: Residual threshold-voltage shifts of all tested FETs for (left) NMOS and (right) PMOS FETs, where a simple compensation scheme is applied (see text).



Figure 4: Percent shift in the transconductance of typical (left) NMOS and (right) PMOS FETs as function of the dose. Curves are for different V<sub>SOI2</sub> settings.

The percent shift in  $g_m$  is plotted in Fig. 4 for typical FETs as a function of the dose for various V<sub>SOI2</sub> values. The holes accumulated in the oxide promote (depress) the creation of an inversion

5



Figure 5: Percent shift in the subthreshold swing of typical (left) NMOS and (right) PMOS FETs as function of the dose. Curves are for different  $V_{SOI2}$  settings.

layer the in NMOS (PMOS) FETs, increasing (decreasing)  $g_m$  as the dose is accumulated. Applying a negative  $V_{SOI2}$  works oppositely, decreasing  $g_m$  in the NMOS FETs and increasing  $g_m$  in the PMOS FETs.

The percent shift in *S* is plotted in Fig. 5 for typical FETs as a function of the dose for various  $V_{SOI2}$  values. *S* is affected by the leakage current and is degraded with the dose for both NMOS and PMOS FETs.

The degradation in the transconductance should be directly linked to that in the carrier mobility. The mobility is evaluated from the  $I_d$ - $V_{GS}$  curve measured at  $V_{DS} = 0.1$  V (linear region) using the following relation:

$$I_D = \mu_{\rm eff} C_{\rm OX} \frac{W}{L} \{ (V_{GS} - V_T) V_{DS} - \frac{1}{2} V_{DS}^2 \},$$
(2.1)

where  $C_{OX}$  is the gate oxide capacitance calculated using thicknesses of 4.5 nm for the core and 7 nm for the I/O FETs. The effect of the mobility degradation [21] due to the existence of gate field is further taken into account in the formula:

$$\mu_0 = \frac{\mu_{\text{eff}}}{1 + \theta(V_{GS} - V_T)},\tag{2.2}$$

where  $\theta$  is an empirical positive constant. In practice, we calculated the mobility as a function of  $V_{GS}$  and, because the above function gives a smaller  $\mu_{eff}$  with  $V_{GS}$  whereas the mobility in the subthreshold region increases with  $V_{GS}$ , we determined  $\mu_0$  as the maximum mobility value in the dependence. The obtained  $\mu_0$  is plotted in Fig. 6. The data points are not shown for the PMOS FETs at the highest doses because the maximum in the  $\mu_0$ -dose curve is not obtained; the threshold is too low, reaching below  $V_D$ .

# 3. Characteristic Evaluation of the DSOI Pixel Sensor

We have evaluated the characteristics of the DSOI pixel sensor using an INTh2 device, which



**Figure 6:** Mobility of typical (left: normal threshold, source tie and right: low threshold, body floating) NMOS and PMOS FETs as function of the dose. The negative data are for the PMOS FETs. Curves are for different  $V_{SOI2}$  settings.

is an active-pixel-type sensor with pixels 18  $\mu$ m × 18  $\mu$ m square. The diagram of the on-pixel circuit is shown in Fig. 7. The analog signal selected by the column–row addresses is extracted out of the INTh2 chip and then digitized by a 12-bit ADC on a SEABAS data acquisition board [22]. The INTh2 device has a single V<sub>SOI2</sub> control common to all pixels. The characteristic evaluation was carried out by testing the electronics functionality by changing the reset voltage V\_RST (see Fig. 7) to the input stage and by testing the entire sensor functionality by injecting a 1024-nm infrared pulse laser [23]. The laser with this wavelength penetrates the silicon mostly, and in some cases, liberates energy almost uniformly along its path, thus simulating the passage of high-energy charged tracks. The time profile of the laser was measured with a fast photodevice, resulting a peaking time of 15 ns with a decaying tail extending further by 40 ns.



**Figure 7:** On-pixel circuit diagram of the INTh2 device. The reset voltage V\_RST is used to test the functionality of the circuit.



**Figure 8:** Time structure of the signal measured at the ADC. The delay time was scanned with the integration time set at 10 ns.

#### 3.1 Thinned INTh2 Device

The pixel devices processed by Lapis were further thinned down to 107  $\mu$ m by Nihon Exceed Co.[24] For a handle-wafer resistivity of 700 k $\Omega$  cm, the sensor is fully depleted at a bias of 50 V. No further processing, e.g., aluminization, was applied to the backside so that the laser was injected from the backside.

Figure 8 shows the time structure of the analog signal measured at the ADC. The signal was integrated for 10 ns by changing the delay time with respect to the trigger for laser emission. The time profile is typically extended for 150 ns.

Crosstalk was evaluated by injecting the laser at the center of one of the pixels (pixel number 195, see Fig. 9). The laser spot was typically 4  $\mu$ m × 4  $\mu$ m. The crosstalk depends on the bias voltage and integration time. The crosstalk in a fully depleted sensor is noticeably small with little dependence on the integration time.



**Figure 9:** Crosstalk to neighboring channels when the laser was injected at the center of pixel 195. The data are shown for two integration time settings, 240 ns and 1  $\mu$ s, at bias voltages of 5, 15, 50, and 100 V.

# 3.2 Irradiated INTh2 Device

The DSOI sensor of 300  $\mu$ m thickness was irradiated to 100 kGy with Co  $\gamma$ , and the performance was evaluated.

The functionality of the CMOS electronics was measured from the response to a change in the V\_RST voltage. As shown in Fig. 10, although the responsible range affected should be narrow because of the irradiation, applying  $V_{SOI2}$  enlarges the range. The responsible range was not observed at  $V_{SOI2} = 0$ .

The response of irradiated sensor was tested with the IR laser injected from the top side. Because the tested device was 300  $\mu$ m thick, the response is expected to increase linearly as a function of the square-root of the bias voltage. As shown in Fig. 11, the response is found to follow the expected trend. The linearity is compared with the non-irradiated device, where the V\_RST voltages to define the pedestals were optimized for both samples, as they are different, as evident in Fig. 10. Although there is a difference in the offset values, the irradiated sensor also exhibits a linear response over a wide range.



Figure 10: Response of the INTh2 sensor irradiated to 100 kGy. The electronics functionality is measured as a function of the reset voltage. With  $V_{SOI2}=0$ , the responsible range is barely observed, whereas the range increases with increasing  $V_{SOI2}$ . The curves are compared with the pre-irradiation response.



**Figure 11:** The response curve to the IR laser as function of the square root of the bias voltage, compared with the pre-irradiation curve. The response increases with the bias because the full depletion voltage is approximately 400 V for this device of  $300 \ \mu m$  thickness.

# 4. Summary

We have evaluated the TID damage in SOI devices and the TID compensation in DSOI devices. The threshold-voltage shifts can be compensated mostly up to 2 MGy. Because the degree of the threshold shifts is different between NMOS and PMOS FETs and among different body-connection schemes, separate optimization is preferred.

The transconductance and subthreshold swing are also degraded. They are not fully recoverable by  $V_{SOI2}$  adjustment, notably above 100 kGy. The degradation in the transconductance, for example, is explained by the degradation in the mobility.

Fast signal collection and small crosstalk are demonstrated in the DSOI device. Taking these advantages and the TID compensation into account, the DSOI devices can be regarded as suitable for future ILC experiments [25] in which the annual dose is expected to be approximately 1 kGy/year.

# 5. Acknowledgement

This work was supported by JSPS KAKENHI, grant number 25109006, by the KEK Detector Technology Project, and also by the VLSI Design and Education Center (VDEC), The University of Tokyo, with the collaboration of the Cadence Corporation and Mentor Graphics Corporation.

## References

- [1] Lapis Semiconductor Co., Ltd. homepage: http://www.lapis-semi.com/en/.
- [2] B. Dierickx et al., "Integration of CMOS-electronics and particle detector diodes in high-resistivity silicon-on-insulator wafers," IEEE Trans. Nucl. Sci., vol. 40, no. 4 (1993) 753.

- K. Hara
- [3] C. Xu, W. Zhang, and M. Chan, "A low voltage hybrid bulk/SOICMOS active pixel image sensor," IEEE Electron Device Lett., vol. 22, no. 5 (2001) 248.
- [4] A. Bulgheroni et al., "Monolithic active pixel detector realized in silicon on insulator technology," Nucl. Instr. Meth. A535 (2004) 398.
- [5] Soitec SmartCut<sup>TM</sup>: http://www.soitec.com/en/technologies/smart-cut/.
- [6] KEK Detector Development Project. homepage:http://rd.kek.jp/index\_e.html.
- [7] General description of the development can be found in: Y. Arai, "Progress on silicon-on-insulator monolithic pixel process," PoS (Vertex 2013) 021.
- [8] K. Kasahara et al., Talk given at TIPP 2014, 2-6 June 2014, Amsterdam, The Netherlands.
- [9] Y. Arai et al., "Developments of SOI monolithic pixel detectors," Nucl. Instr. Meth. A623 (2010) 186.
- [10] T. Miyoshi et al., "Monolithic pixel detectors with 0.2  $\mu$ m FD-SOI pixel process technology," Nucl. Instr. Meth. A732 (2013) 530.
- [11] T. Hatsui, "Detector developments for SACLA," International Workshop on Semiconductor Pixel Detectors for Particles and Imaging (PIXEL2012), (Inawashiro, Japan, 2012.9.4).
- [12] A. Takeda et al., "A design and evaluation of an SOI pixel sensor for trigger-driven X-ray readout," IEEE Trans. Nucl. Sci., vol. 60 (2013) 586.
- [13] Y. Ono et al., "Development of the Pixel OR SOI detector for high energy physics experiments," Nucl. Instr. Meth. A731 (2013) 266.
- [14] J. R. Schwank, et al., "Radiation effects in SOI technology," IEEE Trans. Nucl. Sci. vol. 50 (2003) 5.
- [15] See, for example, S. Gerardin, et al., IEEE Trans. Nucl. Sci. vol. 53 (2006) 1917.
- [16] K. Hara et al., "Radiation resistance of SOI pixel devices fabricated with OKI 0.15 μm FD-SOI technology," IEEE Trans. Nucl. Sci., Vol. 56 (2009) 2896.
- [17] M. Kochiyama et al., "Radiation effects in silicon-on-insulator transistors with back-gate control method fabricated with OKI Semiconductor 0.20 µ m FD-SOI technology", Nucl. Instr. Meth. A636 (2011) S62.
- [18] T. Kudo et al., "Development of experimental methodology for highly efficient wafer-level evaluation of X-ray radiation effects on semiconductor devices," IEEE Trans. Nucl. Sci. Vol. 61 (2014) 1444.
- [19] S. Honda et al., Talk given at TIPP 2014, 2-6 June 2014, Amsterdam, The Netherlands.
- [20] J. R. Schwank et al., "Physical mechanisms contributing to device "Rebound "", IEEE Trans. Nucl. Sci. vol. 31 (1984) 1434.
- [21] K. Y. Fu, "Mobility degradation due of the gate field inversion layer of MOSFET's," IEEE Electron Device Lett. EDL-3, NO.10 (1982) 292.
- [22] T. Uchida and M. Tanaka, "Development of a TCP/IP processing hardware", IEEE Nucl. Sci. Symposium, NS 33-6 (2006) 1411.
- [23] K. Hara et al., "Beam splash effects on ATLAS silicon microstrip detectors evaluated using 1-W Nd:YAG laser ", Nucl. Instr. Meth. A552 (2005) 292.
- [24] Nihon Exceed Co.: http://www.nihon-exceed.co.jp/indexe.htm.
- [25] Internatinal Linear Collider (ILC) Technical Design Report: http: //www.linearcollider.org/ILC/Publications/Technical-Design-Report.